A new settling-time-oriented design methodology for the most common three-stage operational amplifier (op-amp) schemes reported in the literature is presented in this paper. The proposed approach allows the systematic sizing of the compensation network in order to reach the best closed-loop op-amp settling behavior. To demonstrate the effectiveness of the methodology and the correctness of the analysis, the examined three-stage op-amp topologies are designed in a commercial 0.35-??m CMOS technology. Circuit simulations show that the proposed design approach, for each investigated topology, guarantees a significant settling time reduction with respect to the compensation network sizing strategies proposed in the past. An ad-hoc figure of merit, which evaluates the trade-off between the settling time, the load capacitance and the total op-amp stage transconductances, is also defined in order to estimate the op-amp efficiency in terms of time-domain performances

Settling Time Optimization for Three-Stage CMOS Amplifier Topologies (vol 56, pg 2569, 2009)

COCORULLO, Giuseppe
2009-01-01

Abstract

A new settling-time-oriented design methodology for the most common three-stage operational amplifier (op-amp) schemes reported in the literature is presented in this paper. The proposed approach allows the systematic sizing of the compensation network in order to reach the best closed-loop op-amp settling behavior. To demonstrate the effectiveness of the methodology and the correctness of the analysis, the examined three-stage op-amp topologies are designed in a commercial 0.35-??m CMOS technology. Circuit simulations show that the proposed design approach, for each investigated topology, guarantees a significant settling time reduction with respect to the compensation network sizing strategies proposed in the past. An ad-hoc figure of merit, which evaluates the trade-off between the settling time, the load capacitance and the total op-amp stage transconductances, is also defined in order to estimate the op-amp efficiency in terms of time-domain performances
2009
Analog to digital conversion; Operational amplifiers; CMOS
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/20.500.11770/126921
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo

Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 0
  • ???jsp.display-item.citation.isi??? 0
social impact