This paper investigates spin-transfer torque magnetic random-access memories (STT-MRAMs) based on double-barrier magnetic tunnel junction with two reference layers (DMTJ) when operating at cryogenic temperatures. Our study is based on architecture-level estimations relying on preliminary bitcell-level electrical simulations, which have been carried out by exploiting a macrospin-based Verilog-A compact model of DMTJ, along with a 65–nm cryogenic-aware CMOS technology. When compared to conventional six-transistor static random access memory (6T-SRAM), DMTJ-based STT-MRAM proves to be faster under read access and less energy hungry under both read/write accesses for medium to large memory sizes. Quantitatively, as compared to its 6T-SRAM counterpart, a 2MB DMTJ-based STT-MRAM operating at 77K improves read access time by 28% and energy consumption by 52% and 38% for read and write operations, respectively. This is achieved while providing considerably lower leakage power (-98%) and smaller on-chip area (by about 3×), at the only cost of worsened write access time.

Simulation Analysis of DMTJ-Based STT-MRAM Operating at Cryogenic Temperatures

Garzon E.
;
De Rose R.;Crupi F.;Lanuzza M.
2021-01-01

Abstract

This paper investigates spin-transfer torque magnetic random-access memories (STT-MRAMs) based on double-barrier magnetic tunnel junction with two reference layers (DMTJ) when operating at cryogenic temperatures. Our study is based on architecture-level estimations relying on preliminary bitcell-level electrical simulations, which have been carried out by exploiting a macrospin-based Verilog-A compact model of DMTJ, along with a 65–nm cryogenic-aware CMOS technology. When compared to conventional six-transistor static random access memory (6T-SRAM), DMTJ-based STT-MRAM proves to be faster under read access and less energy hungry under both read/write accesses for medium to large memory sizes. Quantitatively, as compared to its 6T-SRAM counterpart, a 2MB DMTJ-based STT-MRAM operating at 77K improves read access time by 28% and energy consumption by 52% and 38% for read and write operations, respectively. This is achieved while providing considerably lower leakage power (-98%) and smaller on-chip area (by about 3×), at the only cost of worsened write access time.
2021
compact model
Cryogenic computing
Random access memory
STT-MRAM
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/20.500.11770/322500
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo

Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 16
  • ???jsp.display-item.citation.isi??? 15
social impact