Sfoglia per Autore  TACO LASSO, Edison Ramiro

Opzioni
Mostrati risultati da 1 a 20 di 28
Titolo Data di pubblicazione Autore(i) File
Exploring back biasing opportunities in 28nm UTBB FD-SOI technology for subthreshold digital design 1-gen-2014 Taco, R; Levi, I; Fish, A; Lanuzza, Marco
Improving speed and power characteristics of pulse-triggered flip-flops 1-gen-2014 Lanuzza, Marco; Taco, R.
Dynamic gate-level body biasing for subthreshold digital design 1-gen-2014 Lanuzza, Marco; Taco, R; Albano, D.
Low voltage Ripple Carry Adder with low-Granularity Dynamic Forward Back-Biasing in 28 nm UTBB FD-SOI 1-gen-2015 Taco, R; Levi, I; Lanuzza, Marco; Fish, A.
Gate-level body biasing for subthreshold logic circuits: analytical modeling and design guidelines 1-gen-2015 Albano, D; Lanuzza, Marco; Taco, R; Crupi, Felice
Ultra-low-voltage self-body biasing scheme and its application to basic arithmetic circuits 1-gen-2015 Taco, R; Lanuzza, Marco; Albano, D.
Low voltage logic circuits exploiting gate level dynamic body biasing in 28 nm UTBB FD-SOI 1-gen-2016 Taco, R; Levi, I; Lanuzza, Marco; Fish, A.
Extended Exploration of Low Granularity Back Biasing Control in 28nm UTBB FD-SOI Technology 1-gen-2016 Taco, R; Levi, I; Lanuzza, Marco; Fish, A.
Evaluation of Dual Mode Logic in 28nm FD-SOI technology 1-gen-2017 Taco, Ramiro; Levi, Itamar; Lanuzza, Marco; Fish, Alexander
Energy-delay tradeoffs of low-voltage dual mode logic in 28nm FD-SOI 1-gen-2017 Taco, Ramiro; Levi, Itamar; Lanuzza, Marco; Fish, Alexander
An 88-fJ/40-MHz [0.4 V]-0.61-pJ/1-GHz [0.9 V] dual-mode logic 8 × 8 bit multiplier accumulator with a self-adjustment mechanism in 28-nm FD-SOI 1-gen-2019 Taco, Ramiro; Levi, Itamar; Lanuzza, Marco; Fish, Alexander
Live demo: An 88FJ / 40 MHz [0.4V] - 0.61PJ / 1GHz [0.9V] dual mode logic 8x8-bit multiplier accumulator with a self-adjustment mechanism in 28 nm FD-SOI 1-gen-2019 Taco, R.; Levi, I.; Lanuzza, M.; Fish, A.
Silicon Evaluation of Multimode Dual Mode Logic for PVT-Aware Datapaths 1-gen-2020 Stanger, I.; Shavit, N.; Taco, R.; Lanuzza, M.; Fish, A.
A 0.8-V, 1.54-pJ/940-MHz Dual-Mode Logic-Based 16×16-b Booth Multiplier in 16-nm FinFET 1-gen-2020 Shavit, N.; Stanger, I.; Taco, R.; Lanuzza, M.; Fish, A.
Reconfigurable CMOS/STT-MTJ Non-Volatile Circuit for Logic-in-Memory Applications 1-gen-2020 Garzon, Esteban; Zambrano, B.; Moposita, T.; Taco, R.; Procel, L. -M.; Trojman, L.
Exploiting single-well design for energy-efficient ultra-wide voltage range Dual Mode Logic -based digital circuits in 28nm FD-SOI technology 1-gen-2020 Taco, R.; Yavits, L.; Shavit, N.; Stanger, I.; Lanuzza, M.; Fish, A.
Robust dual mode pass logic (DMPL) for energy efficiency and high performance 1-gen-2020 Stanger, I.; Shavit, N.; Taco, R.; Yavits, L.; Lanuzza, M.; Fish, A.
Live demonstration: A 0.8V, 1.54 pJ / 940 MHz dual mode logic-based 16x16-bit booth multiplier in 16-nm FinFET 1-gen-2021 Shavit, N.; Stanger, I.; Taco, R.; Lanuzza, M.; Fish, A.
Ultralow voltage finFET-versus TFET-based STT-MRAM cells for iot applications 1-gen-2021 Garzon, E.; Lanuzza, M.; Taco, R.; Strangio, S.
RF-DC Multiplier for RF Energy Harvester based on 32nm and TFET technologies 1-gen-2021 Trojman, L.; Rivadeneira, D.; Villegas, M.; Acurio, E.; Lanuzza, M.; Procel, L. -M.; Taco, R.
Mostrati risultati da 1 a 20 di 28
Legenda icone

  •  file ad accesso aperto
  •  file disponibili sulla rete interna
  •  file disponibili agli utenti autorizzati
  •  file disponibili solo agli amministratori
  •  file sotto embargo
  •  nessun file disponibile